This Is A Notice Of Proposed Contract Action Under Far Part 12 Acquisition Of Commercial Items And Far Part 13 Simplified Acquisition Procedures This Notice Is For Information Only A Solicitation Will Not Be Issued This Is Not A Request For Quotation No Contract Will Be Awarded On The Basis Of Offers Received In Response To This Notice The Associated North American Industry Classification System Naics Code Is 334516 With A Small Business Size Standard Of 1 000 Employees The Government Intends To Negotiate A Sole Source Contract For The Purchase Of A Trapped Ion Quantum Networking And Computing Electronics Control System And Software With M Labs Limited 5 F Yat Chau Building 262 Des Voeux Road Central Hong Kong Poc Sebastien Bourdeauducq Scientific Sales Engineer Sb M Labs Hk Specifications Details Are Kasli Fpga Carrier Qty 2 3 Sfp Connectors For Ethernet If Kasli Is The Master And Drtio One Upstream Two Downstream Each With A Led Sfp1 Ethernet In Stand Alone If Kasli Is Master Drtio Upstream Otherwise Sfp2 Drtio Downstream Sfp3 Drtio Downstream Or Special Purpose 1 Micro Usb For Jtag Serial Console I2c 1 Sma To The Clock Recovery And Clock Distribution Chip Used As Rtio Reference Clock Input In Master Stand Alone Mode 10 Dbm Sine Square Fbarrel Connector For 12V Power Used For Kasli And Passed Through To The Eem Idcs Compatible With Locking Barrel Connectors For Increased Ruggedness Eight Eem 0 7 Available As 30 Pin Idc Connectors On Kasli Four Eem 8 11 Available On The 96 Pin Din 41612 Connector Din 41612 96 Position Connector To Backplane Hosts 8 Eems Using Standard Eem Headers Up To 4 Eems Via Backplane 1 Sata Wired As Master Host Connected To A Transciever Sata1 Host Pinout Not Disk Reversed Drtio Downstream Or Special Purpose 4 Mmcx Outputs With The Rtio Reference Frequency Port 4 Of The Ft4232h Available On An Optional Pin Header Fpga Jtag 3 User Leds Xc7a100t 2Fgg484i Fpga Ddr3 Ram Spi Flash A Clock Recovery And Distribution Network Usb Connectivity With Four Virtual Ports Four High Speed 6 Gb S Transcievers For Ethernet And Drtio And Up To 12 Eem Ports For Eurocard Extension Modules 8 Channel Sma Ttl Card Qty 10 Extension Module Eem Supplying 8 Digital Ios Via Front Panel Bncs Occupies One Eem Port Two Banks Of Four Channels Each Each Bank With Individual Ground Isolation Per Bank Switchable Direction Via On Board Switches Or I2c Per Channel Switchable 50 Ohm Termination With Led Indicators Output Channels Can Supply Gt 2V Into 50 Ohm Loads Output Channel Impedance 50 Ohm Short Circuit Tolerance Infinite Minimum Pulse Width 3Ns Max 150 Mhz Toggle Rate With 50 Duty Cycle Io Direction Switched In Groups Of 4 Channels Panel Width 8Hp Urukul 4 Channel Dds Card Ad9910 Qty 4 Dds Two Variants Of Urukul Are Available With Different Dds Chips Ad9912 And Ad9910 Output Frequency 3 Db Lt 1 To Gt 400 Mhz Frequency Resolution Ad9912 8 hz 47 Bit See Ad Note Ad9910 0 25 Hz 32 Bit See Also 210 For An Extension Of The Frequency Resolution Using The Drg Frequency Update Rate Using The Single Width Spi Bus Gt 500 Khz Burst Aggregate Tbc Phase Offset Resolution 14 Bit Ad9912 16 Bit Ad9910 Digital Amplitude Asf Resolution 14 Bit Ad9910 Only Dac Full Scale Current Resolution 10 Bit Ad9912 8 Bit Ad9910 Dac Full Scale Current Slew Rate 6 Ma 20 s 100 Ns Lsb Ad9912 205 Temporal Resolution Ftw Pow Asf Updates 4 Ns Io Update On A Serdes Ttlout Tbc Osk Not Supported Drg Control Pins Not Supported Profile Using The Ad9910 Profile Pins Ganged And Exposed In The Shift Register Rf Signal Chain Anti Aliasing The Lowpass Can Be Replaced By A Custom Discrete Filter This Allows Usage Of The Second Or Third Nyquist Zones Digital Step Attenuator Resolution 0 5 Db Digital Step Attenuator Range 0 To 31 5 Db Digital Step Attenuator Glitch Duration 100 Ns Nominal Max Output Power 1Db Compression From Expected Attenuator Asf Fsc Setting Due To Pre Amplifier 10 Dbm Temporal Resolution Rf Switch 1 Ns Limited By Fpga Oserdes Artiq Ttlout Resolution Rf Switch Speed 100 Ns Rise To 90 Rf Switch Isolation 70 Db Jitter Rf Switch Lt 1 Ns Tbc Rf Switches Controlled By Dedicated Lvds Lines On Eem1 And By Shift Register Logical Or Crosstalk 84 Db With Victim Rf Switch Open 110 Db With Victim Switch Closed Cross Channel Intermodulation 90 Db Harmonics At 6 Dbm 40 Db 54 Db At 10 5 Dbm 34 Db 28 Db Noise Stability Phase Noise Stability 100 Mhz Ref In 1 Ghz Dds Pll 81 Mhz Output 0 1 Hz 85 Dbc Hz 1 Hz 95 Dbc Hz 10 Hz 107 Dbc Hz 100 Hz 116 Dbc Hz 1 Khz 126 Dbc Hz 10 Khz 133 Dbc Hz 100 Khz 135 Dbc Hz 1 Mhz 128 Dbc Hz 10 Mhz 149 Dbc Hz Am To Pm Coefficient Lt 5 Deg Db Tbc Amplitude Temperature Coefficient Lt 0 01 Db K Tbc Amplitude Noise Stability Tbd Rf Switch Turn On Chirp Lt 0 1 Deg S Excluding The First s Clock Input Input Frequency 10 Mhz To 1 Ghz Tbc Depending On Pll Clocking Configuration Input Power 10 Dbm Nominal Tbd To Tbd Dbm Source External Sma Internal Mmcx From Kasli Or Clocker Or On Board Xo Selection Between Mmcx And Xo On Board Jumpers Selection Between Mmcx Xo And Sma Software Default Design Is 1 Ghz Dds Clock From 125 Mhz Or 100 Mhz Reference Frequency Input Using The Dds Plls On Board Divider Divides The Input Clock By 1 2 Or 4 Programmed By The Cpld Default Is 1 For The Ad9912 4 For The Ad9910 Ad9912 Pll 11 200 Mhz 2 75 800 With 1 4 Divider 4X 66X Ratio Even Ad9910 Pll Accepts Clocks Between 3 2Mhz And 60Mhz 12 8 And 240 With Divider Pll Multiplication Factors Between 12 And 127 48 And 508 With Divider Environmental Air Flow Gt 50Cm S From Thermal Simulation 321 Tbd Power Consumption 7 W Ad9910 6 5 W Ad9912 With 1 Ghz Pll 4X400 Mhz 10 5 Dbm 52 C Dds Temperature Sitting On Bench Front Panel Each Channel Sma Rf Output Green Led Indicating Rf Output Enabled Red Led Indicating Dds Sychronization Pll Error Or Software Controlled Function One Sma For The Reference Frequency Input Up To 1 Ghz Red Led Over Temperature Green Led Power Good Sample 8 Channel Adc Card Qty 2 Width 8Hp Channel Count 8 Resolution 16 Bit Sample Rate Up To 1 5 Mhz Sustained Aggregate Data Rate In Single Eem Mode 8 Channel Readout 700 Khz Sustained Per Channel Data Rate In Dual Eem Mode Su Servo 1 Mhz Bandwidth 200Khz 6Db Bandwidth For G 1 10 100 90Khz For G 1000 Input Ranges 10V G 1 1V G 10 100Mv G 100 10Mv G 1000 Dc Input Impedance Termination Off 100K From Input Signal And Ground Connections To Pcb Ground Termination On Signal 50Ohm Terminated To Pcb Ground Input Ground Shorted To Pcb Ground Adc Ltc2320 16 Pgia Ad8253 Eem Connectors Power And Digital Communication Supplied By One Or Two Eem Connectors Grabber Camera Interface Card Qty 2 Supports Andor Ixon Ultra Life Emccd 888 897 And Andor X3 Cameras Pm 10 Clock Four Data Four Control And Two Serial Communications Lines The Clock And Data Lines Carry The Frame Data They Also Carry Fval Dval Lval Frame Data Line Valid Flags To Describe The Shape Of The Frame And Validity Of The Data Base Transfers 28 Bits 4 Control And 24 Data Per Clock Cycle Maximum Clock Frequency Is 85 Mhz Line Rate On The Data Lines Is 85 Mhz 7 595 Mhz Clock Speeds And Frame Format Will Target The 40 Mhz M 16 Bit Grey Base Cameralink Andor Use Case Needs 1 7 Pll On The Clock Input For The 1 7 Serdes The Full Frame Data Would Be 16 Mbit We Don t Want To Store That On Fpga Nor Do We Want To Build The Dram Writer For It Full Frame Data Is Also Readily Available On The Standard Link Usb Or Ethernet Through The Computer And E G Andor Sdk And A Good Shim Layer In Python For Alignment Ion Finding And Definition Of The Rois Use The Computer The Gateware Will Automatically Discover The Frame Dimensions From Fval Lval Dval And Run Clear Row Column Coordinate Counters Accordingly Frame Dimensions Will Be Limited To K 12 Bits 4096 Rows And Columns To Process The Data It Is Streamed Through And N Gt 16 Roi Engines N 32 If Possible Each Roi Engine Gates On One Rectangular Pixel Region And Accumulates Pixel Values For Each Frame The Roi Engines Operate Independently And Can Be Overlapping The Accumulators Need To Be 2 K M 36 Bit Wide After The Frame The Accumulated Value Is Pushed As An Rtio Input Event If The Roi Region Is Enabled One Rtio Input Channel For All Roi Engines The Roi Engines Sensitivity Areas Are Configured Through A Single Rtio Port Or Even Through Slower Non Rtio Out Of Band Means N Addresses Each 4X12 Bits Roi Data The Rtio Input Submission Is Gated Per Roi Engine By A N Bit Gate Rtio Port Analogous To The Ttl Input Gate This Allows Suppression Of Spurious Input Events E G During Alignment Or Cleaning Frames The Kernel Cpu Can Use The Values To Perform Dark Frame Subtraction Calibration Thresholding Bayesian Analysis Calculate Moments And Otherwise Handle The Data Zotino 32 Channel Dac Card Qty 2 32 Channel 16 Bit Dac Eem With An Update Rate Of 1Msps Divided Between The Channels Width 4Hp Channel Count 32 Resolution 16 Bit Update Rate 1Msps Which May Be Divided Arbitrarily Between The Channels Analogue Bandwidth 3Rd Order Butterworth Response With 75Khz Cut Off V S Slew Rate Output Voltage 10V Output Impedance 470Ohm In Parallel With 2 2Nf Dac Ad5372bcpz Eem Connectors Power And Digital Communication Supplied By A Single Eem Connector Power Consumption 3W Without Load 8 7W With Max Load On All Channels Temperature Stability Opamp Self Heating Is About 25C 0 2Ppm C Or 4Ppm Bnc Idc Qty 8 Adapter For Routing Analog Potentials From Zotino Idc Headers To Bnc Eurocard Chassis Chassis And Mounting Hardware Qty 2 Eurocard Rack With 12 1 Eurocard Slots Assembly Bitstream Generation Based On Existing Artiq Features And Testing Qty 2 Testing Done To Ensure Workable Software And Hardware Upon Delivery For Controlling Trapped Ion Quantum Information System M Labs Artiq Is The Only Known Manufacturer Of A Complete Ion Trapping Quantum Information Control System With Hardware And Software To Program Trapped Ion System This System Includes Ttl Channels Dds Channels Hardware For Grabbing Images From Emccd Cameras Currently Being Used At The Air Force Research Lab Analog To Digital Converters Digital To Analog Converters And A Programmable With Python Fpga Chip Capable Of Running Experiments At 100 Mhz Rates This Is The Only Known Manufacturer Of Unified Hardware And Software Control For Trapped Ion Quantum Computing This Is A Notice Of Proposed Contract Action And Not A Request For Competitive Proposals However All Responsible Sources May Submit A Capability Statement Or Proposal Which Shall Be Considered By The Agency All Inquiries Should Be Sent By Email To Richard Childres Us Af Mil Responses Must Be Submitted By The Date Time Listed On The Notice Any Response To This Notice Must Show Clear And Convincing Evidence That Competition Would Be Advantageous To The Government In Future Procurements Responses Received Will Be Evaluated However A Determination By The Government Not To Compete The Proposed Procurement Based Upon Responses To This Notice Is Solely Within The Discretion Of The Government The Government Anticipates An Award Date On Or Before 31 Jul 2020 A Sole Source Justification Will Be Attached To The Subsequent Notice Of Award In Accordance With Applicable Regulation Notice To Offeror S Suppliers S Funds Are Not Presently Available For This Effort No Award Will Be Made Under This Solicitation Until Funds Are Available The Government Reserves The Right To Cancel This Solicitation Either Before Or After The Closing Date In The Event The Government Cancels This Solicitation The Government Has No Obligation To Reimburse An Offeror For Any Costs
Contact Information
Other Detail
View Notice Now...
Fill Detail for Getting Instant Access
Download Tender Document / Tender Notice
Dear Sir,
Warm Greetings from TenderDetail.com !!
We have received Tender Document request for the TDR No : 30131756
Tender Notice along with it's Attachments ( Tender Document / Scan Image of News Paper)
sent to your Email Address :.
Please check your email for Tender Document.